# Semiconductor Fabrication Course Tutorial 2011

# Mathematical Interpretation Of The Consumption Of Silicon During The Oxidation Process

During the thermal oxidation process the silicon is consumed to provide the Si in the  $SiO_2$  i.e. as the oxide gets thicker the silicon wafer gets thinner. The amount of silicon consumed can be quite easily calculated in the following way.

It takes 1 mole of silicon to form 1 mole of silicon dioxide.

= 27.18 cm<sup>3</sup>/mole

Volume of 1 mole Si = Thickness of Si x A  $\sim$ Volume of 1 mole of SiO<sub>2</sub> Thickness of SiO<sub>2</sub> x A

Thickness of Si= 12.06Thickness of SiO<sub>2</sub> 27.18

= 0.44

Thickness of Si = 0.44 (Thickness of  $SiO_2$ )

0.44 µm of silicon is consumed if 1µm of silicon dioxide is grown.

# The Thermal Oxidation Model Equation (Grove Model)

Ficks Law States: The particle flow per unit area J (flux) is directly proportional to the concentration gradient.

1. 
$$J = D \frac{\partial C}{\partial x}$$

D = diffusion coefficient N or C = particle concentration

Co is the concentration at the oxide surface this is proportional to the partial pressure of the oxidising species.

At 1000°C for O<sub>2</sub> this is  $5.2 \times 10^{16}$ /cm<sup>3</sup> for H<sub>2</sub>O this is  $3 \times 10^{19}$ /cm<sup>3</sup>

which explains the much faster oxidation in a wet oxide environment.

6. 
$$X_o^2 + AX_o = B(t + \tau)$$

 $A = \frac{2D}{k_s}$ 

where

$$B = 2D \frac{C_o}{C_1}$$

at the boundary condition t = 0 Xo = do

$$\tau = d_o^2 + \frac{Ad_o}{B}$$

$$= d_o^2 + \frac{\frac{2D}{k_s}d_o}{\frac{C_l}{2D}C_o}$$

 $\tau\Box$  represents a time coordinate shift to take account of any initial oxide thickness before the oxidation takes place (a native oxide or an oxide from a previous oxidation).

7 
$$X_o = \frac{A}{2} \left[ \sqrt{1 + \frac{t + \tau}{A^2 / 4B}} - 1 \right]$$

 $X_{\text{\scriptsize 0}}$  Is the oxidation thickness grown for an oxidation at time t where A & B are temperature dependant.

For very short times i.e.  $(t + \tau) \ll A^2/4B$ 

This equation simplifies or is approximated by :-

Xo =  $B/A(t + \tau)$ 

This describes the linear growth region

B/A = Linear Rate Constant

For very long times  $(t + \tau) >> A^2/4B$  or  $t >> \Box$ 

The equation is approximated by: -

Xo = $\sqrt{Bt}$  This describes the parabolic region.

B = Parabolic rate constant

# **Thermal Oxidation Understanding**

# Initially





Diagram 1 Reaction controlled

How fast the chemical reaction between the oxidizing species and the silicon can take place Growth is linear

Diagram 2
Oxide on the surface
Oxidizing species must diffuse through the oxide
As the oxide gets thicker this takes longer
Growth rate becomes dominated by the diffusion time
Growth rate parabolic

# **Dopant Segregation Redistribution of Impurities During Thermal Oxidation**

Because most impurities diffuse much slower in silicon dioxide than in silicon we expect that an oxide grown on the surface will effectively seal the impurities in the silicon.

The situation is much more complex!! With any two phases in contact, any impurity will be redistributed between the two phases, until equilibrium is reached. In equilibrium the ratio of the concentrations will be constant.

The ratio of the equilibrium concentrations in the silicon and silicon dioxide is denoted by the term segregation coefficient and is defined by :-

Equilibrium conc. of impurity in silicon

M= ----
Equilibrium conc. of impurity in silicon dioxide

When oxide takes up the impurity M<1



For M>1



One interesting feature is that this redistribution is independent of oxidation time.

**Boron Segregation Coefficient** 0.3

Phosphorous Segregation Coefficient 10.0

# Common Terms (colloquial) Boron "suck-out"

Phosphorus "Pile-up" or "Snowplough Effect"

# **Sample Problems**

#### **Oxidation Sample Problem**

Q. A silicon <111> substrate is oxidised for 1 hour at 1000°C in steam on removal from the furnace windows are etched in the silicon dioxide down to bare silicon. If the wafer is reoxidised for 2 hours at 1100°C in dry oxygen calculate the thickness in:

- i) The areas which had been etched clear before the second oxidation?
- ii) The unetched areas?

#### **Answer**

i) To calculate the thickness in the areas which were etched clear before the second oxidation simply read the value from the curve supplied.

On the x axis go to the 120 minute point go up to the intersection with the 1100°C line and read off the thickness.

Ans. 0.18μm

ii) The thickness in the un-etched areas.

This is not a matter of simply adding the thickness already on the wafer to what is grown on bare silicon during the second oxidation.

The thickness of oxide on the wafer from the first oxidation must be converted to the time it would have taken to grow this thickness at the new temperature (1100°C).

The thickness already on the wafer from the first oxidation is  $0.42\mu m$ . This can be read from the curve for oxidation in steam.

This would have taken 500 minutes to grow at  $1100^{\circ}$ C. This can be estimated from the Dry Oxygen Curve. Read from the  $0.42\mu m$  point across to the line representing the  $1100^{\circ}$ C growth temperature and drop down to the x axis to estimate the time.

This oxide then spends an additional 120 minutes in dry oxygen at 1100°C.

An equivalent of 620 minutes at 1100°C

Look up the total thickness from the second curve for an oxidation time of 620 minutes. Ans. =  $0.46 \mu m$ 



Silion Wafer Prior to Oxidation



Wafer Post Oxidation @ 1000°C 1 hour in Steam



Window etched to bare silicon



Wafer post second oxidation @1100°C dry for 2 hours



#### **Main Equations Covering Photolithography**

# **Equation Governing the Minimum Resolution of a Contact/Proximity Alignment System**

<u>:</u>

The minimum resolution of such a system is

$$X = \sqrt{g\lambda}$$

Where x is the minimum printable linewidth and g the gap between wafer and mask and  $\square$  the wavelength of light being used.

### **Equation Governing the Minimum Resolution of a Projection Alignment System:**

Minimum resolution is roughly 
$$X \approx 0.5 \left(\frac{\lambda}{NA}\right)$$

#### **Equation Governing the Depth of Field of a Projection Alignment System:**

The depth of focus is 
$$DoF \approx \pm \frac{\lambda}{2(NA)^2}$$

NA is the numerical aperture of the lens

#### Minimum Resolution of an E-Beam Exposure System:

The effective wavelength of an electron beam from de Broglie's equation is  $\lambda = \frac{h}{mv}$ 

where h is Plancks constant, m the mass and v the velocity at 10k eV is 0.012nM. The beams can be focused and using the information from the CAD system the patterns can be written directly onto the wafers.

Q. If in a fabrication photolithography room the exposure is changed from one in which the wavelength of radiation used to expose the resist is 400nm to a system in which the wavelength used is 325nm and the numerical aperture changes from 0.48 to 0.6 how will these changes affect the minimum resolution possible and what problems will be caused.

Ans. The minimum resolution is given by the expression

$$X \approx 0.5 \left(\frac{\lambda}{NA}\right)$$

The original minimum resolution is

$$X_1 = 0.5 \left(\frac{400}{0.48}\right) nm = 416 nm$$

The new minimum resolution will be

$$X_2 = 0.5 \left(\frac{325}{0.6}\right) nm = 270 nm$$

It is more normal to speak of resolution in microns, so the minimum capability of the photolithography reduces from  $0.41\mu m$  to  $0.27\mu m$ 

But the changes in equipment will also affect the Depth of Focus or the Depth of Field which is given by the expression:

$$DoF \approx \pm \frac{\lambda}{2} (NA)^2$$

Under the old system this was

$$DoF_1 = \pm \frac{400}{2} \left(0.48\right)^2 = 868nm$$

Under the new system

$$DoF_1 = \pm \frac{325}{2(0.6)^2} = 451nm$$

So under the old system there was a focus range of 1.7  $\mu m$  and under the new system this has reduced to  $0.9 \mu m$ 



Exposure Energy mj



Wet etching is cheap has very good selectivity but is very isotropic (which means it etches in all directions at the same rate). This makes dimension control very difficult.

In small geometry processes the etch of choice is a dry etch system. There are variations in the types of dry etch which can be used. All the dry etches tend to be given the generic name "Plasma Etch" because the basic technique is to strike a plasma discharge in a gas and use the active ions and radicals as the etchants on the surface of the wafer.

The main system used is a parallel plate vacuum system with the wafer sitting on the lower electrode and an RF power supply between the plates, typical frequency 13.56MHz.



This is not a full diagram

Plasma Etch
Wafer on the grounded electrode
Pressure 100mTorr − 1 Torr
DC Voltage Drop ≈ 10 100V
Uses chemically reactive gases

Reactive Ion Etch (RIE)
Wafer on the powered electrode

Pressure 10mTorr – 100 mTorr DC Voltage Drop ≈ 100 700V Uses chemically reactive gases

High Density Plasma (HDP) several systems ICP – Inductively Coupled Plasma, Helicon Wave etc.

Wafer on the powered electrode

Pressure lower than RIE

Plasma generated inductively by coil or magnetic field remote from wafers. Plasma density orders of magnitude higher than RIE  $(10^{10}-10^{12}\ ions/cm^3)$ 

Uses chemically reactive gases.

Less plasma damage because of remote plasma for higher etch rates.

#### Ion Milling

Wafer on the powered electrode very high ratio of grounded area to powered electrode Pressure , 10mTorr

DC Voltage Drop ≈ order of kV Uses inert gases (Ar etc)

#### Linear Etch Model

Two factors in determining the etch rate the amount of physical etch and the amount of chemical etch.

The chemical etch will cause a degree of isotropy as is non-directional (all directions) physical etch is directional.



Under the masking material only the chemical element is present as the mask material prevents ion bombardment.

Using a linear etch model for a silicon etch with Photoresist as a masking material, where;

Etch Rate =  $\mathbf{R}$ 

$$R = \frac{\left(S_c K_f F_c + K_i F_i\right)}{N}$$

 $S_c$  = Sticking coefficient (.01),  $K_f$  = (.02) and  $K_i$  = (1) are the relative rate constants for the two processes

 $F_c = (2.5 \text{ x } 10^{18} \text{ atoms cm}^{-2} \text{s}^{-1})$  and  $F_i = (1 \text{ x } 10^{16} \text{ atoms cm}^{-2} \text{s}^{-1})$  are the chemical and ion fluxes,

N is the density =  $(5 \times 10^{22} \text{ atoms/cm}^3)$ 

How deep is the silicon etched in the vertical direction well away from the mask edge, and in a lateral direction under the mask edge, if the etch time is 10 minutes?

EtchRate 
$$(R) = \frac{S_c K_f F_c + K_i F_i}{N}$$

Well away from the mask edge there is both chemical and physical etchinig, close under the mask edge there is no ion bombardment or physical etch so there is only the chemical etch.

Vertical Etch well away from mask edge

$$(R) = \frac{0.01 \times 0.02 \times 2.5 \times 10^{18} + 1 \times 1 \times 10^{16}}{5 \times 10^{22}}$$

$$R = cm.s^{-1}$$

$$R = 2.1 \times 10^{-7} \, cm.s^{-1}$$

For a 10min etch time (600 sec)

Etch depth is  $1.26 \times 10^{-4}$  cm or  $1.26 \mu m$ 

At the mask edge there is under the mask there is no physical etch component

$$R = 1.0 \times 10^{-8} \, cm.s^{-1}$$

For a 10min etch time (600 sec)

Etch depth is  $6.0 \times 10^{-6}$  cm or  $0.06\mu m$ 

#### **Second Etch Example**

**Example** A 0.5-J.Lm layer of silicon dioxide on a Si substrate needs to be etched down to the Si. Assume that the nominal oxide etch rate is *rox* (in J.Lm min -1). There is a

= 5% variation in the oxide thickness and a:: 5% variation in the oxide etch rate. (a) How much overetch is required (in % time) in order to ensure that all the oxide is etched? (b) What selectivity of the oxide etch rate to the Si etch rate is required so that a maximum of 5.0 nm of Si is etched $\sim$  (Assume the overetch calculated in part (a) is done.)

Answe~ (a) The nominal etch time = x/rox = 0.5/rox (x = thickness in J.Lm.) The overetch is done to make sure all the oxide is etched for the worst case condition: that means for the thickest oxide and the slowest etch rate. The thickest oxide

0.5 \* 1.05 = 0.525 J.Lm. The slowest etch rate = rox \* 0.95 J.Lm min -l. The time to etch the worst case = x/r = 0.525/(rox \* 0.95) = 0.553/rox min. The amount of overetch. in % time. is just the worst case etch time divided by the nominal etch time = (0.553/rox)/(0.5/rox) = 1.106 or 10.6% ov~retch.

(b) The maximum amount of Si that will be etched will occur under the thinnest oxide being etched at the fastest etch rate. The thinnest oxide is 0.95 \* 0.5 J.Lm = 0.475 J.Lm. The fastest etch rate is rox \* 1.05 J.Lm min -I. The time to etch through that oxide is x/r = 0.475/(rox \* 1.05) = 0.4523/rox min. The time that the Si is exposed to the etch is equal to the total etch time (0.553/rox. as calculated in part (a)) minus the time it took to etch the thinnest o'xide, etching at the fastest rate. or

**Example** A 0.5-J.Lm layer of silicon dioxide on a Si substrate needs to be etched down to the Si. Assume that the nominal oxide etch rate is rox (in J.Lm min -1). There is a = 5% variation in the oxide thickness and a:: 5% variation in the oxide etch rate. (a) How much overetch is required (in % time) in order to ensure that all the oxide is etched? (b) What selectivity of the oxide etch rate to the Si etch rate is required so that a maximum of 5.0 nm of Si is etched~ (Assume the overetch calculated in part (a) is done.)

Answe~ (a) The nominal etch time = x/rox = 0.5/rox (x = thickness in J.Lm.) The overetch is done to make sure all the oxide is etched for the worst case condition: that means for the thickest oxide and the slowest etch rate. The thickest oxide

(0.553/roJ - (0.4523/'-oJ = 0.1003/,-ox min) We want to etch 0.005 J.Lm or less of the Si. so

 $-\sin x/time = 0.005/(0.i003/-oxh1m~in-1)$ 

\_\_\_\_\_

= 0.050 ", ox flm min - j

The selectivity of oxide etch rate to Si etch rate is therefore:

'-ojrSi = '-0.1(0.050 "rox)'-ox/rSi = 20:1

# **Diffusion Sample Problem**

# **Conditions:**

Temperature 950°C Time 30 minutes

Substrate doping 5  $\Omega$ cm 1x 10<sup>15</sup> atom/cm<sup>3</sup>

Solid Solubility of Boron in Si at 950°C

1.5 x  $10^{20}$  atoms/cm<sup>3</sup>  $\sqrt{D} = 0.045 \mu \text{m}/\sqrt{\text{hr}}$ D = 5.6 x  $10^{-15}$  cm<sup>2</sup>/sec

Predeposition or constant source

Question? find the junction depth (x<sub>i)</sub> and The total dopant quantity (Q)

$$C_{(x,t)} = C_s erfc \left[ \frac{x}{2\sqrt{Dt}} \right]$$

$$\frac{C_x}{C_s} = erfc \left\{ \frac{x}{2\sqrt{Dt}} \right\}$$

 $C_x = C_{x_j}$  = point at which the introduced dopant is equal to the background concentration 1x 10<sup>15</sup> atom/cm<sup>3</sup>

Cs = Solid Solubility  $1.5 \times 10^{20}$  atom/cm<sup>3</sup>

$$\frac{C_x}{C_s} = erfc \left\{ \frac{x}{2\sqrt{Dt}} \right\}$$

$$\frac{1 \times 10^{15}}{1.5 \times 10^{20}} = erfc \left\{ \frac{x}{2\sqrt{Dt}} \right\}$$

$$\frac{x}{2\sqrt{Dt}} = erfc^{-1} \left( \frac{1 \times 10^{15}}{1.5 \times 10^{20}} \right)$$

$$= erfc^{-1} 6.67 \times 10^{-6}$$

read this value from the normalized erfc curve

$$\frac{x_{j}}{2\sqrt{Dt}} = 3.18$$

$$x_{j} = 6.36\sqrt{Dt}$$

$$x_{j} = 6.36\sqrt{5.6 \times 10^{15} \times 1800}$$

$$x_{j} = 2.02 \times 10^{-5} cm$$

$$x_{j} = 0.202 \mu m$$

# **Find The Total Dopant Quantity (Q)**

$$Q(t) = \frac{2}{\sqrt{\pi}} C_s \sqrt{Dt}$$

 $Cs=1.5 \times 10^{20} \text{ atom/cm}^3$ 

$$Q(t) = 5.38 \times 10^{14} \text{ atoms/cm}^2$$

Note the units here, doping concentration is in atoms/cm<sup>3</sup>, dopant quantity or dose is in atoms/cm<sup>2</sup>

# **Second Phase:**

Constant Total Dopant - Drive In

Dopant quantity (S) is the Q from previous phase

# **Conditions**

Temperature =1100°C

Time =60 minutes

 $\sqrt{D}$  =0.27 $\mu$ m/ $\sqrt{hr}$ 

$$C_{(x,t)} = \frac{S}{\sqrt{\pi Dt}} \exp \left[ \frac{-x^2}{4Dt} \right]$$

Find the junction depth  $(x_i)$  and the surface concentration (Cs)

$$C_s = C_{(0,t)} = \frac{S}{\sqrt{\pi Dt}}$$

$$C_s = \frac{5.38 \times 10^{14}}{\sqrt{\pi} \sqrt{D} \sqrt{t}}$$

$$C_s = \frac{5.38 \times 10^{14}}{1.77 \times .27 \times 1 \times 10^{-4}}$$

Cs =  $1.12 \times 10^{19} \text{ atoms/cm}^3$  Surface Conc.

$$C_{(x,t)} = \frac{S}{\sqrt{\pi Dt}} \exp \left[ \frac{-\chi^2}{4Dt} \right]$$

$$C_{(x,t)} = C_s \exp \left[ \frac{-\chi^2}{4Dt} \right]$$

$$\frac{C_{(x,t)}}{C_s} = \exp\left[\frac{-x^2}{4Dt}\right]$$
 the junction occurs where the diffusing dopant concentration is equal

to the background concentration.

$$\frac{C_B}{C_s} = \exp\left[\frac{-x^2}{4Dt}\right]$$

$$\frac{x}{2\sqrt{Dt}} = \exp^{-1} \frac{1 \times 10^{15}}{1.12 \times 10^{19}}$$

 $\frac{x}{2\sqrt{Dt}} = 8.88 \times 10^{-5}$  from the normalized gaussian curve

$$\frac{x}{2\sqrt{Dt}} = 3.05$$

$$x = 3.05 \times 2\sqrt{Dt}$$

 $x = 3.05 \times 0.27 \times 1$ 

x=1.65µm Junction Depth



# **Normalized Gaussian Distribution**



#### Ion Implantation

#### Mathematical Model for lons Implanted into Single Crystal Silicon:

lons with a particular energy collide with the atoms of the crystal lattice. These collisions and interactions mean that the incident ions do not have a straight path to their ultimate resting place in the target material.



The total distance the ion travels in the target material is the range generally called R.

The projection of the distance along the x-axis is the projected range, Rp, and is the effective distance into the material.



Some ions will be 'lucky' and travel further than the mean distance. Some will be unlucky and travel less far. The distribution is characterised by the std. deviation.  $\Delta$ Rp sometimes called the straggle. The ion distribution is Gaussian with mean Rp and std. deviation  $\Delta$ Rp.

The expression which describes this distribution is:

$$C_{(x,t)} = C_p \exp \left[ \frac{-(x - R_p)^2}{2\Delta R_p^2} \right]$$

$$N(x) = Np \exp[-(x-Rp)^2/2\Delta Rp^2]$$

The area under the gaussian curve is the implanted dose and is equal to

$$Q = \int_{0}^{\infty} N(x) dx$$

for an implant completely contained within the silicon the dose is equal to

$$Q = \sqrt{2\pi} Np \Delta Rp$$

# (This equation not given for exams)

Note how similar the concentration equation is to the diffusion equation -

$$C_{(x,t)} = \frac{S}{\sqrt{\pi Dt}} \exp\left[\frac{-\chi^2}{4Dt}\right]$$

4Dt is represented by  $2\Delta Rp^2$ 

Similar but the distribution is shifted along the x axis by Rp.



The range into the silicon is dependant on the energy of the implant. <u>Junction Formation</u>:

Remember the concentration Vs distance in to the silicon curve for diffusion :



If an implant is implanted with enough energy to be completely contained within the silicon it is possible to have two junctions.



The concentration equation  $N(x) = Np \exp[-(x-Rp)^2/2\Delta Rp^2]$ 

at the junction Nx = Nb the bulk or substrate concentration

Nb = Np exp[-
$$(x-Rp)^2/2\Delta Rp^2$$
]

$$xj = Rp + \Delta Rp \sqrt{2 \ln Np / Nb}$$

i.e. Boron implanted to a depth of  $0.3\mu m$  with a peak concentration of Np = 1 x  $10^{18}$ /cm<sup>3</sup> into a substrate of doping 3 x  $10^{16}$ /cm<sup>3</sup>.

xj2 = 0.486

Implant energy 100kv straggle 0.07µm

$$xj = Rp \pm \Delta Rp \sqrt{2 \ln Np / Nb}$$
  
 $xj = 0.3 \pm 2.65 (0.7)$   
 $xj1 = 0.3 - .186$   
 $xj2 = 0.3 + .186$ 

To use this equation for an implant where the peak is put at the interface between the oxide and the silicon in the final calculation the Rp value is set to 0 to calculate the junction depth..

#### Selective Implantation or Masking:

xj1 = 0.114

Implant into silicon is generally done through an oxide this, because the oxide is amorphous can help prevent channelling. Also it can prevent contamination by metal ions in the silicon as the implant oxide is often etched off afterwards. It is generally desirable to implant only certain areas. The areas where the implant should not go are often masked off by thicker oxides.



To prevent significantly altering the doping in the silicon we require that the implanted concentration be less than 1/10 the background concentration at the thick Si/SiO<sup>2</sup> interface.



Solving the concentration equation  $N(x) = Np \exp[-(x-Rp)^2/2\Delta Rp^2]$ 

for Xo yields a max SiO2 thickness only the positive root valid

$$Xo = Rp + \Delta Rp\sqrt{2 \ln 10 Np / Nb}$$

$$Xo = Rp + M\Delta Rp$$

$$M = \sqrt{2 \ln 10 \, Np / Nb}$$

for various ratios of Np/Nb

$$10^{1}$$
  $M = 3.0$   
 $10^{3}$   $M = 4.3$   
 $10^{5}$   $M = 5.3$   
 $10^{6}$   $M = 5.7$ 

The 10 in the equation comes from the fact that it is assumed that the oxide is thick enough to block the implant if any dopant getting through is less than 1/10 of the background concentration.

#### **Beam Current to Dose Conversion**

Beam Current typically measured in μA Dose is measured in lons/cm<sup>2</sup>

Consider a beam current of 1µA

 $1\mu A= 1\mu Coulomb/sec$ Magnitude of electronic charge = 1.602 X  $10^{-19}$  coulomb

 $1 \text{ coulomb} = 1/1.602 \times 10^{-19} \text{ lons}$ 

1 microcoulomb =  $1 \times 10^{-6} / 1.602 \times 10^{-19}$ 6.3 x 10<sup>12</sup> lons

$$1\mu A = 1\mu C/sec$$
  
6.3 x  $10^{12}$  lons/sec

Typical scanned area for a 100mm wafer is 104cm<sup>2</sup>

Dose in the scanned area =  $6.3 \times 10^{12}$  lons/sec/104cm<sup>2</sup> =  $0.6 \times 10^{11}$ ions/sec.cm<sup>2</sup>

A 10 second implant at this current (1µA) would then give: 6 x  $10^{11}\ lons/cm^2$ 

This can be reduced to the equation

$$t = \frac{DqA}{i}$$

Where t is the implant time, D is the required dose, A is the area of implant, i is the full scale current and q is the electronic charge.

Q. If one wafer is predeposited with boron at 950°C for 30 minutes and a second wafer has boron implanted at a dose of 5X1014 ions/cm² such that the peak of the implant is at the oxide/silicon interface, and both wafers are driven-in at 1100°C for 60 minutes, compare the surface concentration of boron in both wafers at the end of the drive-in?

Solid Solubility of boron in silicon @ 950°C is: 1.5X10<sup>20</sup>atoms/cm<sup>3</sup>

Diffusion coefficient of boron @ 950°C is: 5.6X10<sup>-15</sup> cm<sup>2</sup>/sec

Diffusion coefficient of boron @ 1100°C is: 2.0X10<sup>-13</sup> cm<sup>2</sup>/sec

Given:

$$Q(t) = \frac{2}{\sqrt{\pi}} C_s \sqrt{Dt}$$
 for predeposition

$$C_{(x,t)} = \frac{S}{\sqrt{\pi Dt}} \exp\left[\frac{-x^2}{4Dt}\right]$$
 for drive-in

Ans.

Surface concentration after the drive-in can be determined by solving for  $C_{(x,t)}$  at x=0

$$C_{(x,t)} = \frac{S}{\sqrt{\pi Dt}} \exp\left[\frac{-x^2}{4Dt}\right] \text{ at } x = 0$$

$$C_{(x,t)} = \frac{S}{\sqrt{\pi Dt}}$$
 where S is the total dopant quantity

There will be a different S from the predeposition and the implant case

Predeposition: The total dopant quantity is given as Q

$$Q(t) = \frac{2}{\sqrt{\pi}} C_s \sqrt{Dt}$$

$$Q = 1.13 \times 1.5 \times 10^{20} \sqrt{5.6 \times 10^{-15} \times 30 \times 60} atoms / cm^2$$

$$Q = 5.38 \times 10^{14} atoms / cm^2$$

Implantation: The total dopant quantity is given by the dose of the implant, but in the case in question the implant peak was at the interface between the oxide and the silicon so approximately half of the implanted ions are lost into the oxide.

So the total dose for the implant is 2.5X10<sup>14</sup> atoms/cm<sup>3</sup>

Solve 
$$C_{(x,t)} = \frac{S}{\sqrt{\pi Dt}}$$

for the predeposition case

$$C_{(x,t)} = \frac{S}{\sqrt{\pi Dt}}$$

$$C_{(0,t)} = \frac{5.38 \times 10^{14}}{\sqrt{\pi Dt}} = \frac{5.38 \times 10^{14}}{4.76 \times 10^{-5}} = 1.13 \times 10^{19} \, atoms / \, cm^3$$

For the implantation case

$$C_{(x,t)} = \frac{S}{\sqrt{\pi Dt}}$$

$$C_{(0,t)} = \frac{2.5 \times 10^{14}}{\sqrt{\pi Dt}} = \frac{2.5 \times 10^{14}}{4.76 \times 10^{-5}} = 5.25 \times 10^{18} atoms / cm^3$$

#### Metallization

Techniques for metallization for semiconductors PVD

Evaporation - poor stepcoverage, difficult to deposit alloys

Sputtering – Industry standard up to 180nm process node, alloys are easy, step coverage is better than evaporation, can still be difficult into high aspect ratio contacts. Sputter to cover entire wafer and etch off unwanted metal.

Damascene Process – In vogue post 180nm node, involves etching trenches in the oxide dielectric, plating metal (copper) to fill trench and above, CMP to planarize and remove excess metal (no etch).

# **Sheet Resistance:**

Consider the resistance of a block of uniformly doped material or metal.

 $R = \rho L/A$ 



$$R = \rho L/t . W$$

$$R = \rho/t \cdot L/W$$

ρ/t is called the sheet resistance

Rs= 
$$\rho/t$$

 $\boldsymbol{\rho}$  is the bulk resistivity of the material in ohm.cm

Given the sheet resistance of a resistor, a designer need only know the L and W (i.e. the number of squares ) to define its value. Strictly speaking Rs should be defined in ohms as L/W is dimensionless, but to avoid confusion with R, Rs is given as ohms/

# **Device Equations**

Below is a plot of typical output characteristics of a MOS transistor. It shows the relationship between the source/drain current for increasing drain voltage at various levels of applied gate voltage



The equation which describes device operation in the linear region is :

$$I_{DS} = \mu_n C_{ox} \frac{W}{L} \left( V_{GS} - V_t - \frac{V_{DS}}{2} \right) V_{DS}$$
where  $V_{DS} << \left( V_G - V_t \right)$ 





**Channel In Unsaturated Operation** 

The equation which describes operation of devices in the saturated region is

$$I_{DS} = \mu_n C_{ox} \frac{W}{2L} (V_G - V_t)^2$$

Where

$$V_{DS} > (V_{GS} - V_t)$$

For the saturated region





# **Channel In Saturated Operation**

In these equations

 $\mu_n$  = Minority carrier mobility in the substrate  $C_{ox}$  = The oxide capacitance of the gate oxide in the device W = The device width L = The device length

#### **SOI DEVICES**

Remember MOS devices can also be configured on SOI (Silicon on Insulator) substrates. This is where the silicon on which the devices are formed is a thin layer of silicon on top of an insulator, usually silicon dioxide, in turn supported by a bulk silicon wafer underneath.



Depending on the thickness of the silicon layer and the biasing voltages the device can operate either as a fully depleted or partially depleted device.



Q. In a process which has an N channel Threshold voltage (Vt) of 1.0V and a maximum power supply voltage of 15V what is the minimum size device (W/L) which can give a maximum saturation current of 15mA if the minimum gate length is  $5\mu m?$  Given:  $C_{ox}=3.0~x~10^{-8}~F/cm^2$ 

 $\mu_n = 600 \text{ cm}^2/\text{V.s}$ 

Ans. Because it is the saturation region the relevant equation is

$$I_{DS} = \mu_n C_{ox} \frac{W}{2L} (V_G - V_t)^2$$

It is a minimum size transistor so  $L = 5\mu m$ 

Maximum applied voltage will be the power supply voltage:  $V_G = 15V$ 

 $V_t = 1.0V$  as above

$$15 \times 10^{-3} = (600)(3.0 \times 10^{-8}) \frac{W}{2L} (15 - 1.0)^{2}$$

Solve for W / L

$$\frac{W}{L} = 8.5$$

If the minimum  $L = 5\mu m$ 

The minimum transistor size is  $L = 5\mu m$ 

$$W = 42.5 \mu m$$

Remember the capacitance can be calculated from the equation

$$C_{ox} = \frac{\mathcal{E}_{ox}}{t_{ox}}$$

$$\varepsilon_{ox} = k\varepsilon_{o}$$

 $\varepsilon_0$  is the permittivity of free space

$$k = 3.9$$

k is the dielectric constant of silicon

$$\varepsilon_0 = 8.86 \times 10^{-14} F / cm$$

 $t_{\rm ex}$  is the oxide thickness

#### **Threshold Voltage Equations**

$$V_{t} = V_{fb} + 2\psi_{p} + \frac{\sqrt{2K_{s}\varepsilon_{o}qN_{B}2\psi_{p}}}{C_{ox}}$$

$$V_{t} = 2\psi_{p} + \frac{\sqrt{2K_{s}\varepsilon_{o}qN_{B}2\psi_{p}}}{C_{ox}}$$

This is known as the ideal Vt equation

Where

$$\mathbf{V}_{\text{fb}} = \mathbf{\Phi}_{ms} - \frac{Q_{tot}}{C_{ox}}$$

and

$$\psi_p = \frac{kT}{q} \ln \frac{N_B}{n_i}$$

**Typical values** 

$$V_{\scriptscriptstyle fb}$$

$$\Phi_{ms} \approx -1.02V$$
 for N + polysilicon on p - Si

$$Q_{tot} \approx (5 \times 10^{10}) \times 1.602 \times 10^{-19}$$

$$C_{ox} = \frac{k_o \mathcal{E}_o}{t_{ox}}$$
 where  $k_o$  is the dielectric constant of silicon dioxide

$$\psi_p = \frac{kT}{q} \ln \frac{N_B}{n_i} = 0.288 \text{ for } N_B \text{ of } 10^{15} \text{ cm}^{-3}$$

$$\frac{\sqrt{2K_{s}\varepsilon_{o}qN_{B}2\psi_{p}}}{C_{ox}} = 0.1 \text{ for } N_{B} \text{ of } 10^{15} \text{ cm}^{-3} \text{ and } 25 \text{ nm oxide}$$

# **FROM ABOVE**

$$C_{ox} = \frac{\varepsilon_{ox}}{t_{ox}}$$
$$\varepsilon_{ox} = k\varepsilon_{ox}$$

**Remember:** The Vt equations for devices are also valid for the parasitic transistors that can be formed in the field regions of ICs. The only differences will be reflected In the fact that the Cox will be lower to reflect the thicker oxides In the field regions where the gate dielectric will consist of the field oxide and in the case of the metal gate field transistor the field oxide and the BPSG layer (the dielectric between the poly layer and the first metal layer. The differences in the doping levels between the field region and the channel region is incorporated in the  $\psi_{\pi}$  term.

If the gate dielectric increases Cox reduces and the Vt increases
If the dielectric constant increases change from a pure oxide to a high k dielectric and thickness remains the same Cox increases and the Vt will reduce.

If the substrate concentration changes (say increases) the Nb term increases in the Vt equation twice in  $\Psi p$ , more voltage is required to invert the surface, the Vt will increase.

If oxide charge changes (say increases), for an NMOS device where a positive voltage is applied to the gate electrode to turn on the device. The oxide charge is usually positive so less voltage would now be needed to invert the channel surface, so the Vt would reduce.

Substrate bias, it is assumed that bias for MOS devices is reverse bias, reverse biasing the substrate has the effect of increasing the Vt. The MOS device is turned on by inverting the channel region between the source and the drain. A reverse bias has a depletion region associated with it proportional to the size of the bias. This reverse bias on the substrate has the effect of squeezing or narrowing the conduction channel, more voltage needs to be applied to the gate to overcome the reverse bias, thus increasing the Vt.

The body effect is a measure of the amount by which the threshold voltage shifts if an additional reverse bias (V<sub>BS</sub>) is applied to the substrate. This is described by the equation below.

$$\Delta V_{t} = \frac{\sqrt{2k_{s} \mathcal{E}_{o} q N_{B}}}{C_{cr}} \left( \sqrt{2\Psi_{p} + V_{BS}} - \sqrt{2\Psi_{p}} \right)$$